Zilog Z80230 Manual de usuario Pagina 239

  • Descarga
  • Añadir a mis manuales
  • Imprimir
  • Pagina
    / 394
  • Tabla de contenidos
  • MARCADORES
  • Valorado. / 5. Basado en revisión del cliente
Vista de pagina 238
SCC/ESCC
User Manual
UM010903-0515 Application Notes
232
During an Interrupt Acknowledge cycle, the SCC requires both /INTACK and /RD to be active at
certain times. Since the Z180 does not issue either /INTACK or /RD, external logic generates
these signals.
The Z180 is in a Wait condition until the vector is valid. If there are other peripherals added to the
interrupt priority daisy chain, more Wait states may be necessary to give it time to settle. Allow
enough time between /INTACK active and /RD active for the entire daisy chain to settle.
There is no need of decoding the RETI instruction used by the Z80
®
peripherals since the SCC
daisy chain does not use IP, except during Interrupt Acknowledge. The SCC and other Z8500
peripherals have commands that reset the individual IUS flag.
External Interface for Interrupt Acknowledge Cycle: The bottom half of Figure on page 233 is the
interface logic for the Interrupt Acknowledge cycle.
Z180 Timing Parameters Interrupt Acknowledge Cycles (Worst Case Z180)
No Symbol Parameter Min Max Units
10 tM1D1 Clock High to /M1 Low 60 ns
14 tM1D2 Clock High to /M1 High 60 ns
15 tDRS Data to Clock Setup 25 ns
16 tDRH Data Read Hold Time 0 ns
28 tIOD1 Clock LOW to /IORQ Low 50 ns
29 tIOD2 Clock LOW to /IORQ High 50 ns
30 tIOD3 /M1 Low to /IORQ Low Delay 200 ns
Note: Parameter numbers in this table are the numbers in the Z180 technical man-
ual.
Vista de pagina 238
1 2 ... 234 235 236 237 238 239 240 241 242 243 244 ... 393 394

Comentarios a estos manuales

Sin comentarios