Zilog Z16C35 Manual de usuario Pagina 278

  • Descarga
  • Añadir a mis manuales
  • Imprimir
  • Pagina
    / 322
  • Tabla de contenidos
  • MARCADORES
  • Valorado. / 5. Basado en revisión del cliente
Vista de pagina 277
Application Note
Boost Your System Performance Using The Zilog ESCC
13-11
1
DMA Request on Transmit Deactivation
Timing /DTR//REQ.
Timing implementation in the ESCC has been improved to
make it more compatible with the DMA cycle timing
(Reference Tech Manual, Section 2.5.2; DMA Request on
Transmit).
Transmission of Back-To-Back Frames with
a Shared Flag.
The ESCC provides facilities to allow transmission of
back-to-back frames with a shared flag between frames
(Figure 13).
In the ESCC, if the Automatic End Of Message (EOM)
Reset feature is enabled (WR7' D1=1), data for a second
frame is written to the transmit FIFO when Tx
Underrun/EOM interrupt has occurred. This allows
application software sufficient time to write the data to the
transmit FIFO while allowing the current frame to be
concluded with CRC and flag.
In the SCC, Transmission of Back-to-Back Frames is more
difficult because (Figure 14):
1. Data cannot be written to the transmitter at EOF until
a Transmit Buffer Empty interrupt is generated after
CRC has completed transmission.
2. Automatic EOM Reset is not available in the SCC.
Application software has to issue the “Reset
Tx/Underrun EOM” command manually. The software
overhead limits the next frame data to deliver
immediately after the preceding frame has been
concluded with CRC and Flag.
Figure 12. Receive Interrupt Mechanism 2
Receive Interrupt on 1s
t
Special Conditions or I
n
Receive Characters or Spe
c
Receive Cha
r
Available I
n
Speci
a
Condit
i
Inter
r
Dat
a
FIFO
Lock
e
Err
o
Res
e
Dat
a
FIFO
Unlo
c
CRC er
r
Overr
r
Erro
r
Par
i
Err
o
End
o
Fram
e
Recei
v
Char.
Avail
a
Page 272 of 316
UM011002-0808
Vista de pagina 277
1 2 ... 273 274 275 276 277 278 279 280 281 282 283 ... 321 322

Comentarios a estos manuales

Sin comentarios