Zilog Z08470 Manual de usuario Pagina 283

  • Descarga
  • Añadir a mis manuales
  • Imprimir
  • Pagina
    / 330
  • Tabla de contenidos
  • MARCADORES
  • Valorado. / 5. Basado en revisión del cliente
Vista de pagina 282
Z80 CPU Peripherals
User Manual
UM008101-0601 Serial Input/Output
263
WR4 Parity Information, SDLC
Mode, X1 Clock Mode
WR0 Pointer 1. Reset External/Status
Interrupts
WR1 External Interrupt Enable,
Status Affects Vector, Transmit
Interrupt Enable or Wait/Ready
Mode Enable
The External Interrupt Mode monitors the
status of the CTS
and DCD inputs, as well as
the status of Tx Underrun/EOM Latch.
Transmit Interrupt interrupts when the transmit
butter becomes empty; the Wait/Ready mode
canbeusedtotransferdataonaDMAorblock
transfer basis. The first Interrupt occurs when
CTS
becomes active, at which time flags are
transmitted by the Z80 SIO. The first data byte
(address field) can be loaded in the Z80 SIO
after this interrupt. Flags cannot be sent to the
Z80 SIO as data. Status Affects Vector used in
Channel B only.
WR0 Pointer 5
WR5 Transmit CRC Enable, Request
to Send, SDLC-CRC Transmit
Enable, Transmit Word Length,
Data Terminal Ready
SDLC-CRC Mode must be defined before
initializing Transmit CRC Generator
WR0 Reset Transmit CRC Generator Initialize CRC Generator to all 1s
Idle Mode Execute Halt Instruction or
some other program
Waiting for Interrupt or Wait/Ready output to
transfer data
Table 9. SDLC Transmit Mode (Continued)
Function Typical Program Steps Comments
Vista de pagina 282
1 2 ... 278 279 280 281 282 283 284 285 286 287 288 ... 329 330

Comentarios a estos manuales

Sin comentarios