
Z8018x
Family MPU User Manual
UM005003-0703
215
SUBC SBC A,g 10 011 g S D 1 4 Ar-gr-c®Ar VS
SBC A,(HL) 10 011 110 S D 1 6 Ar-(HL)
M
-c®Ar VS
SBC A,m 11 011 110 S D 2 6 Ar-m-c®Ar VS
<m>
SBC A,(IX + d) 11 011 101 S D 3 14 Ar-(IX + d)
M
-c®Ar VS
10 011 110
<d>
SBC A,(IY + d) 11 111 101 S D 3 14 Ar-(IY + d)
M
-c®Ar VS
10 011 110
<d>
TEST TST g** 11 101 101 S 2 7 Ar·gr SP RR
00 g 100
TST {HL)** 11101101 S 2 10 Ar·(HL)
M
SP RR
00 110 100
TST m** 11 101 101 S 3 9 Ar·m SP RR
01 100 100
<m>
XOR XOR g 10 101 g S D 1 4 Ar
Å + gr®Ar RP RR
XOR (HL) 10 101 110 S D 1 6 Ar
Å + (HL)
M
®Ar RP RR
XOR m 11 101 110 S D 2 6 ArÅ + m®Ar RP RR
<m>
XOR (IX + d) 11 011 101 S D 3 14
ArÅ + (IX + d))
M
®Ar
RP RR
10 101 110
<d>
Table 38. Arithmetic and Logical Instructions (8-bit) (Continued)
Operation
Name Mnemonics Op Code
Addressing
Bytes States Operation
Flags
764 2 10
Immed Ext Ind Reg RegI Imp Rel S Z H P/V N C
Comentarios a estos manuales